Design and implementation 4x4 Network on Chip (NoC) using FPGA

Waleed K. Al-Azzwai, Aqeel A. Al-Hilali, Laith F. Jumma

Abstract


The Network on chip is one of the most crucial in the development of the networks and routers in new days due to the improvement that make through way of sending huge packets of data and technology and protocol that used for sending the packets between IP cores. Also the NoC is removed the old ways of technique and protocols of sending packets through routers. The NoC is the most enhanced and efficient in working in parallel ways. Hence, Field Program Gate Array (FPGA) is used in the designing of router that its architecture depending on the NoC. The research proposed in this paper proposed 4x4 nodes router with mesh network that support two dimensional architecture. A real time test is used for experimental through FPGA and the test verified efficient packets transporting via two array buffers that integrated in the proposed router architecture.

Full Text:

PDF


DOI: http://dx.doi.org/10.21533/pen.v10i3.3100

Refbacks

  • There are currently no refbacks.


Copyright (c) 2022 Waleed K. Al-Azzwai, Aqeel A. Al-Hilali, Laith F. Jumma

Creative Commons License
This work is licensed under a Creative Commons Attribution 4.0 International License.

ISSN: 2303-4521

Digital Object Identifier DOI: 10.21533/pen

Creative Commons License
This work is licensed under a Creative Commons Attribution 4.0 International License